My client is a global quantitative and systematic investment manager, operating in all liquid asset classes across the world. They are a technology and data-driven group implementing a scientific approach to investing. Combining data, research, technology and trading expertise has shaped the firm’s collaborative mindset which enables them to solve the most complex challenges. The culture of innovation continuously drives the ambition to deliver high quality returns for investors.
About the role
The successful candidate will join the IT team based in London, which trades across all the major Asian, EMEA and US markets. The candidate will be expected to provide technical project management and guidance and will be hands-on with infrastructure projects across the EMEA region as well as globally.
Requirements
- Degree in Electrical/Electronic Engineering (or related).
- 3+ years’ experience in RTL design and verification for FPGAs using Verilog, SystemVerilog or VHDL.
- Experience in FPGA toolchains using Xilinx Vivado (preferred) or Intel Quartus.
- Experience of simulation environments, Modelsim/Questa preferred.
- Experience of using Python within verification frameworks.
- Knowledge of networking protocols, Ethernet, UDP, TCP, etc.
- Knowledge of C++ for writing hardware APIs.
- Exposure to continuous integration and automated test tools.
- Knowledge of Market Data protocol a bonus, but certainly not a requirement.
- Experience with strategy implementation also a bonus.